GATE Electronics and Communications (EC) 2017 Shift 1 Solved Paper

© examsiri.com
Question : 27 of 65
 
Marks: +1, -0
Consider the D-Latch shown in the figure, which is transparent when its clock input CK is high and has zero propagation delay. In the figure, the clock signal CLK1 has a 50% duty cycle and CLK2 is a one-fifth period delayed version of CLK1. The duty cycle at the output of the latch, in percentage is ________.

  • Your Answer:
Go to Question: